## Problem Set ## Problem 1 Whenever logic gates are built using transmission gates or pass transistors an important issue that need to be taken in consideration is the so called charge sharing problem. Assume the transmission gate (or pass transistor) in initially "open" and the capacitances CA and CZ are respectively charged at VA and VZ. Find out the voltage across CA and CZ when the transmission gate (or pass transistor) is finally "closed". ## Problem Draw the logic-level schematic of a CMOS positive edge triggered D flip-flop with asynchronous clear (use only inverters, 2-input <u>nands</u>, and transmission gates) Truth Table: | d | ср | cd | q | |---|------------|----|---| | 0 | $\uparrow$ | 1 | 0 | | 1 | $\uparrow$ | 1 | 1 | | Х | X | 0 | 0 | <u>approach</u>: just use a <u>nand</u> gate instead of an <u>inverver</u> in the feedback path of the basic latch cell